

MAX3221E 3V to 5.5V Single-Channel RS-232 Line Driver and Receiver With ±15kV IEC ESD Protection

## 1 Features

- ESD protection for RS-232 pins
  - ±15kV Human-body model (HBM)
  - ±8kV (IEC 61000-4-2, Contact discharge)
  - ±15kV (IEC 61000-4-2, Air-gap discharge)
- Meets or exceeds the requirements of TIA/ EIA-232-F and ITU v.28 standards
- Operates with 3V to 5.5V V<sub>CC</sub> supply
- Operates up to 250kbit/s
- One driver and one receiver
- Low standby current: 1µA typical
- Accepts 5V logic input with 3.3V supply
- Auto-power-down feature automatically disables drivers for power savings
- Alternative high-speed device (1Mbit/s)
  - SN75C3221E and SN65C3221E

### 2 Applications

- Industrial PCs
- Wired networking
- Data center and enterprise computing
- Battery-powered systems
- PDAs
- Notebooks
- Laptops
- Palmtop PCs
- Hand-held equipment

### **3 Description**

The MAX3221E is a single driver, single receiver RS-232 solution operating from a single  $V_{CC}$  supply. The RS-232 pins provide IEC 61000-4-2 ESD protection. The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3V to 5.5V supply. These devices operate at data signaling rates up to 250kbit/s and a maximum of 30V/µs driver output slew rate.

Flexible control options for power management are available. Auto-power down disables driver and charge pump when the receiver is disconnected or the remote driver is power down. The drivers can be manually enabled or disabled. INVALID output goes low when receiver input is unconnected or power off.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
|             | SSOP (DB, 16)          | 6.2mm × 7.8mm               |
| MAX3221E    | TSSOP (PW, 16)         | 5mm × 6.4mm                 |
|             | SOT-23-THN (DYY, 16)   | 4.2mm × 2mm                 |

(1) For more information, see Section 11.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



Copyright © 2016, Texas Instruments Incorporated





## **Table of Contents**

| 1 Features                                      | 1 |
|-------------------------------------------------|---|
| 2 Applications                                  | 1 |
| 3 Description                                   |   |
| 4 Pin Configuration and Functions               |   |
| 5 Specifications                                | 4 |
| 5.1 Absolute Maximum Ratings                    | 4 |
| 5.2 ESD Ratings                                 | 4 |
| 5.3 ESD Ratings - IEC Specifications            | 4 |
| 5.4 Recommended Operating Conditions            | 5 |
| 5.5 Thermal Information                         | 5 |
| 5.6 Electrical Characteristics                  | 5 |
| 5.7 Electrical Characteristics: Driver          | 6 |
| 5.8 Electrical Characteristics: Receiver        | 6 |
| 5.9 Electrical Characteristics: Auto-Power Down | 6 |
| 5.10 Switching Characteristics: Driver          | 7 |
| 5.11 Switching Characteristics: Receiver        | 7 |
| 5.12 Switching Characteristics: Auto-Power Down | 7 |
| 5.13 Typical Characteristics                    | 8 |
| 6 Parameter Measurement Information             | 9 |

| 7 Detailed Description                               | 12 |
|------------------------------------------------------|----|
| 7.1 Overview                                         | 12 |
| 7.2 Functional Block Diagram                         | 12 |
| 7.3 Feature Description                              | 12 |
| 7.4 Device Functional Modes                          | 13 |
| 8 Application and Implementation                     | 14 |
| 8.1 Application Information                          |    |
| 8.2 Typical Application                              |    |
| 8.3 Power Supply Recommendations                     |    |
| 8.4 Layout.                                          |    |
| 9 Device and Documentation Support                   |    |
| 9.1 Receiving Notification of Documentation Updates. |    |
| 9.2 Support Resources                                |    |
| 9.3 Trademarks                                       |    |
| 9.4 Electrostatic Discharge Caution                  |    |
| 9.5 Glossary                                         | 17 |
| 10 Revision History                                  |    |
| 11 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 18 |
|                                                      |    |



## **4** Pin Configuration and Functions



#### Figure 4-1. DB, PW or DYY Package 16-Pin SSOP, TSSOP, or SOT-23-THN (Top View)

#### **Table 4-1. Pin Functions**

| PIN             |     | ТҮРЕ | DESCRIPTION                                                                     |
|-----------------|-----|------|---------------------------------------------------------------------------------|
| NAME            | NO. |      | DESCRIPTION                                                                     |
| C1+             | 2   |      | Positive terminals of the voltage-doubler charge pump capacitors                |
| C2+             | 5   |      | rositive terminals of the voltage-doubler charge pump capacitors                |
| C1–             | 4   |      | Negative terminals of the voltage-doubler charge pump capacitors                |
| C2-             | 6   | ] —  | Regative terminals of the voltage-doubler charge pump capacitors                |
| DIN             | 11  | I    | Driver input                                                                    |
| DOUT            | 13  | 0    | RS-232 driver output                                                            |
| ĒN              | 1   | I    | Low input enables receiver ROUT output. High input sets ROUT to high impedance. |
| FORCEOFF        | 16  | I    | Automatic power-down control input                                              |
| FORCEON         | 12  | I    | Automatic power-down control input                                              |
| GND             | 14  | -    | Ground                                                                          |
| INVALID         | 10  | 0    | Invalid output pin. Output low when RIN input is unpowered.                     |
| RIN             | 8   | I    | RS-232 receiver input                                                           |
| ROUT            | 9   | 0    | Receiver output                                                                 |
| V <sub>CC</sub> | 15  | -    | 3V to 5.5V supply voltage                                                       |
| V+              | 3   | 0    | 5.5V supply generated by the charge pump                                        |
| V–              | 7   | 0    | -5.5V supply generated by the charge pump                                       |

## **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                               |                            | MIN   | MAX                        | UNIT |
|------------------|-----------------------------------------------|----------------------------|-------|----------------------------|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>                 |                            | -0.3  | 6                          | V    |
| V+               | Positive output supply voltage <sup>(2)</sup> |                            | -0.3  | 7                          | V    |
| V–               | Negative output supply voltage <sup>(2)</sup> |                            | 0.3   | -7                         | V    |
| V+ – V–          | Supply voltage difference <sup>(2)</sup>      |                            |       | 13                         | V    |
| V                | Innut voltogo                                 | DIN, FORCEOFF, FORCEON, EN | -0.3  | 6                          | V    |
| VI               | Input voltage                                 | RIN                        | -25   | 25                         | v    |
| V                | Output veltage                                | DOUT                       | -13.2 | 13.2                       | V    |
| Vo               | Output voltage ROUT, INVALID                  |                            | -0.3  | -0.3 V <sub>CC</sub> + 0.3 | v    |
| TJ               | Operating virtual junction temperature        |                            |       | 150                        | °C   |
| T <sub>stg</sub> | Storage temperature                           |                            | -65   | 150                        | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltages are with respect to network GND.

#### 5.2 ESD Ratings

|                    |                            |                                                                                |                | VALUE  | UNIT |
|--------------------|----------------------------|--------------------------------------------------------------------------------|----------------|--------|------|
|                    |                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | Pins 8 and 13  | ±15000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge |                                                                                | All other pins | ±2000  | V    |
|                    |                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | All pins       | ±1500  |      |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 5.3 ESD Ratings - IEC Specifications

|                    |                         |                                                                                   |               | VALUE  | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------|---------------|--------|------|
|                    | Electrostatic discharge | IEC 61000-4-2 Contact<br>Discharge, DOUT and<br>RIN <sup>(1) (2)</sup>            | Ding 9 and 12 | ±8000  | V    |
| V <sub>(ESD)</sub> |                         | IEC 61000-4-2 Air-Gap<br>Discharge, DOUT and<br>RIN <sup>(1)</sup> <sup>(2)</sup> | Pins 8 and 13 | ±15000 |      |

(1) A minimum of 1µF capacitor is required between VCC and GND to meet the specified IEC-ESD level.

(2) For optimized IEC ESD performance for DYY package, the recommendation is to have series resistor (≥ 50Ω), on all logic inputs directly connected to power or ground, to minimize the transient currents going into or out of the logic pins.



### 5.4 Recommended Operating Conditions

See Figure 8-1 (1)

|                |                                             |                            |                        | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------------------|----------------------------|------------------------|-----|-----|-----|------|
|                | Supply voltage                              |                            | V <sub>CC</sub> = 3.3V | 3   | 3.3 | 3.6 | V    |
|                |                                             |                            | V <sub>CC</sub> = 5V   | 4.5 | 5   | 5.5 | v    |
| VIH            | Driver and control high-level input voltage | DIN, FORCEOFF, FORCEON, EN | V <sub>CC</sub> = 3.3V | 2   |     |     | V    |
|                |                                             | Din, FORCEOFF, FORCEON, EN | V <sub>CC</sub> = 5V   | 2.4 |     |     | v    |
| VIL            | Driver and control low-level input voltage  | DIN, FORCEOFF, FORCEON, EN |                        |     |     | 0.8 | V    |
| VI             | Driver and control input voltage            | DIN, FORCEOFF, FORCEON     |                        | 0   |     | 5.5 | V    |
| VI             | V <sub>I</sub> Receiver input voltage       |                            |                        | -25 |     | 25  | V    |
| т              |                                             | MAX3221EC                  |                        | 0   |     | 70  | °C   |
| T <sub>A</sub> | Operating free-air temperature              | MAX3221EI                  |                        | -40 |     | 85  | 30   |

(1) Test conditions are C1–C4 =  $0.1\mu$ F at V<sub>CC</sub> =  $3.3V \pm 0.3V$ ; C1 =  $0.047\mu$ F, C2–C4 =  $0.33\mu$ F at V<sub>CC</sub> =  $5V \pm 0.5V$ .

#### 5.5 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              |           | MAX3221E   |                     |      |  |  |
|-------------------------------|----------------------------------------------|-----------|------------|---------------------|------|--|--|
|                               |                                              | DB (SSOP) | PW (TSSOP) | DYY<br>(SOT-23-THN) | UNIT |  |  |
|                               |                                              | 16 PINS   | 16 PINS    | 16 PINS             |      |  |  |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance       | 105.8     | 110.9      | 120.0               | °C/W |  |  |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 51.9      | 41.7       | 56.8                | °C/W |  |  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 57.6      | 57.2       | 51.3                | °C/W |  |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 14.1      | 4.2        | 2.6                 | °C/W |  |  |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 56.8      | 56.6       | 50.9                | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **5.6 Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(2)</sup>

| PARAMETER      |                       | TEST CONDITIONS             |        | MIN                                                                                       | TYP <sup>(1)</sup> | MAX   | UNIT |    |
|----------------|-----------------------|-----------------------------|--------|-------------------------------------------------------------------------------------------|--------------------|-------|------|----|
| I <sub>I</sub> | Input leakage current | FORCEOFF,<br>FORCEON, EN    |        |                                                                                           |                    | ±0.01 | ±1   | μA |
|                |                       | Auto-power down<br>disabled |        | No load,<br>FORCEOFF and<br>FORCEON at V <sub>CC</sub>                                    |                    | 0.3   | 1    | mA |
| Icc            | Supply current        | Powered off                 | 00 , , | No load,<br>FORCEOFF at GND                                                               |                    | 1     | 10   |    |
|                |                       | Auto-power down<br>enabled  |        | No load, FORCEOFF at V <sub>CC</sub> ,<br>FORCEON at GND,<br>All RIN are open or grounded |                    | 1     | 10   | μA |

(1) All typical values are at  $V_{CC} = 3.3V$  or  $V_{CC} = 5V$ , and  $T_A = 25^{\circ}C$ . (2) Test conditions are C1–C4 =  $0.1\mu$ F at  $V_{CC} = 3.3V \pm 0.3V$ ; C1 =  $0.047\mu$ F, C2–C4 =  $0.33\mu$ F at  $V_{CC} = 5V \pm 0.5V$ .



### 5.7 Electrical Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(3)</sup>

|                  | PARAMETER                     | TEST                             | CONDITIONS             | · · · · ·                      | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|-------------------------------|----------------------------------|------------------------|--------------------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage     | DOUT at $R_L = 3k\Omega$ to GND, | DIN = GND              |                                | 5   | 5.4                |     | V    |
| V <sub>OL</sub>  | Low-level output voltage      | DOUT at $R_L = 3k\Omega$ to GND, | $DIN = V_{CC}$         |                                | -5  | -5.4               |     | V    |
| I <sub>IH</sub>  | High-level input current      | V <sub>I</sub> = V <sub>CC</sub> |                        |                                |     | ±0.01              | ±1  | μA   |
| IIL              | Low-level input current       | V <sub>I</sub> = GND             |                        |                                |     | ±0.01              | ±1  | μA   |
|                  | Short-circuit                 | V <sub>CC</sub> = 3.6V,          | V <sub>O</sub> = 0V    |                                |     | ±35                | ±60 | mA   |
| los              | output current <sup>(2)</sup> | V <sub>CC</sub> = 5.5V,          | V <sub>O</sub> = 0V    |                                |     | ±35                | ±60 | IIIA |
| r <sub>o</sub>   | Output resistance             | $V_{CC}$ , V+, and V– = 0V,      | $V_0 = \pm 2V$         |                                | 300 | 10M                |     | Ω    |
| 1                | Output leakage current        | FORCEOFF = GND                   | V <sub>O</sub> = ±12V, | V <sub>CC</sub> = 3V to 3.6V   |     |                    | ±25 |      |
| I <sub>off</sub> | Output leakage current        |                                  | V <sub>O</sub> = ±10V, | V <sub>CC</sub> = 4.5V to 5.5V |     |                    | ±25 | μA   |

All typical values are at  $V_{CC}$  = 3.3V or  $V_{CC}$  = 5V, and  $T_A$  = 25°C. (1)

Short-circuit durations should be controlled to prevent exceeding the device absolute power-dissipation ratings, and not more than one (2) output should be shorted at a time.

Test conditions are C1–C4 =  $0.1\mu$ F at V<sub>CC</sub> =  $3.3V \pm 0.3V$ ; C1 =  $0.047\mu$ F, C2–C4 =  $0.33\mu$ F at V<sub>CC</sub> =  $5V \pm 0.5V$ . (3)

#### **5.8 Electrical Characteristics: Receiver**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(2)</sup>

|                  | PARAMETER                                              | TEST CONDITIONS             | MIN                   | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|--------------------------------------------------------|-----------------------------|-----------------------|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                              | I <sub>OH</sub> = -1mA      | V <sub>CC</sub> - 0.6 | $V_{CC} - 0.1$     |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                               | I <sub>OL</sub> = 1.6mA     |                       |                    | 0.4 | V    |
| V <sub>IT+</sub> | Positive-going input threshold voltage                 | V <sub>CC</sub> = 3.3V      |                       | 1.6                | 2.4 | V    |
|                  | Positive-going input threshold voltage                 | V <sub>CC</sub> = 5V        |                       | 1.9                | 2.4 | v    |
| V                | Negative-going input threshold voltage                 | V <sub>CC</sub> = 3.3V      | 0.6                   | 1.1                |     | V    |
| V <sub>IT-</sub> | Negative-going input threshold voltage                 | V <sub>CC</sub> = 5V        | 0.8                   | 1.4                |     | v    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> ) |                             |                       | 0.5                |     | V    |
| I <sub>off</sub> | Output leakage current                                 | $\overline{EN} = V_{CC}$    |                       | ±0.05              | ±10 | μΑ   |
| r <sub>i</sub>   | Input resistance                                       | $V_1 = \pm 3V$ to $\pm 25V$ | 3                     | 5                  | 7   | kΩ   |

(1)

All typical values are at V<sub>CC</sub> = 3.3V or V<sub>CC</sub> = 5V, and T<sub>A</sub> = 25°C. Test conditions are C1–C4 =  $0.1\mu$ F at V<sub>CC</sub> = 3.3V ± 0.3V; C1 =  $0.047\mu$ F, C2–C4 =  $0.33\mu$ F at V<sub>CC</sub> = 5V ± 0.5V. (2)

#### 5.9 Electrical Characteristics: Auto-Power Down

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                         | TEST CONDITIONS                                        |                                | MIN                   | MAX | UNIT |
|-------------------------|-------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|-----------------------|-----|------|
| V <sub>T+(valid)</sub>  | Receiver input threshold<br>for INVALID high-level output voltage | FORCEON = GND,                                         | $\overline{FORCEOFF} = V_{CC}$ |                       | 2.7 | V    |
| V <sub>T-(valid)</sub>  | Receiver input threshold for INVALID high-level output voltage    | FORCEON = GND,                                         | $\overline{FORCEOFF} = V_{CC}$ | -2.7                  |     | V    |
| V <sub>T(invalid)</sub> | Receiver input threshold for I NVALID low-level output voltage    | FORCEON = GND,                                         | $\overline{FORCEOFF} = V_{CC}$ | -0.3                  | 0.3 | V    |
| V <sub>OH</sub>         | INVALID high-level output voltage                                 | $I_{OH} = -1mA$ , FORCEO<br>FORCEOFF = V <sub>CC</sub> | N = GND,                       | V <sub>CC</sub> - 0.6 |     | V    |
| V <sub>OL</sub>         | INVALID low-level output voltage                                  | $I_{OL}$ = 1.6mA, FORCEO<br>FORCEOFF = V <sub>CC</sub> | N = GND,                       |                       | 0.4 | V    |

### 5.10 Switching Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(3)</sup>

|                    | PARAMETER                             | TEST CONDITIONS                   |                                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT   |
|--------------------|---------------------------------------|-----------------------------------|------------------------------------|-----|--------------------|-----|--------|
|                    | Maximum data rate                     | C <sub>L</sub> = 1000pF,          | $R_{L} = 3k\Omega,$                | 150 | 250                |     | kbit/s |
| t <sub>sk(p)</sub> | Pulse skew <sup>(2)</sup>             | C <sub>L</sub> = 150pF to 2500pF, | $R_L$ = 3kΩ to 7kΩ, See Figure 6-2 |     | 100                |     | ns     |
|                    | Slew rate,                            | V <sub>CC</sub> = 3.3V,           | C <sub>L</sub> = 150pF to 1000pF   | 6   |                    | 30  |        |
| SR(tr)             | transition region<br>(see Figure 6-1) |                                   | C <sub>L</sub> = 150pF to 2500pF   | 4   |                    | 30  | V/µs   |

(1) All typical values are at V\_{CC} = 3.3V or V\_{CC} = 5V, and T\_A = 25°C.

(2)

Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device. Test conditions are C1–C4 = 0.1µF at V<sub>CC</sub> = 3.3V ± 0.3V; C1 = 0.047µF, C2–C4 = 0.33µF at V<sub>CC</sub> = 5V ± 0.5V. (3)

#### 5.11 Switching Characteristics: Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(3)</sup>

|                    | PARAMETER                                         | TEST CONDITIONS                                                | TYP <sup>(1)</sup> | UNIT |
|--------------------|---------------------------------------------------|----------------------------------------------------------------|--------------------|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | C <sub>L</sub> = 150pF, See Figure 6-3                         | 150                | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | C <sub>L</sub> = 150pF, See Figure 6-3                         | 150                | ns   |
| t <sub>en</sub>    | Output enable time                                | $C_L = 150 \text{pF}, R_L = 3 \text{k}\Omega$ , See Figure 6-4 | 200                | ns   |
| t <sub>dis</sub>   | Output disable time                               | $C_L = 150 \text{pF}, R_L = 3 \text{k}\Omega$ , See Figure 6-4 | 200                | ns   |
| t <sub>sk(p)</sub> | Pulse skew <sup>(2)</sup>                         | See Figure 6-3                                                 | 50                 | ns   |

(1) All typical values are at  $V_{CC}$  = 3.3V or  $V_{CC}$  = 5V, and  $T_A$  = 25°C.

(2) Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

(3) Test conditions are C1–C4 =  $0.1\mu$ F at V<sub>CC</sub> =  $3.3V \pm 0.3V$ ; C1 =  $0.047\mu$ F, C2–C4 =  $0.33\mu$ F at V<sub>CC</sub> =  $5V \pm 0.5V$ .

#### 5.12 Switching Characteristics: Auto-Power Down

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                         | TYP <sup>(1)</sup> | UNIT |
|----------------------|---------------------------------------------------|--------------------|------|
| t <sub>valid</sub>   | Propagation delay time, low- to high-level output | 1                  | μs   |
| t <sub>invalid</sub> | Propagation delay time, high- to low-level output | 30                 | μs   |
| t <sub>en</sub>      | Supply enable time                                | 100                | μs   |

All typical values are at  $V_{CC}$  = 3.3V or  $V_{CC}$  = 5V, and  $T_A$  = 25°C. (1)

### 5.13 Typical Characteristics

T<sub>A</sub> = 25°C; V<sub>CC</sub> = 3.3V





### **6** Parameter Measurement Information



A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250kbps,  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_r \le 10ns$ ,  $t_f \le 10ns$ .

#### Figure 6-1. Driver Slew Rate



A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250kbps,  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_f \le 10$ ns,  $t_f \le 10$ ns.

#### Figure 6-2. Driver Pulse Skew



B. The pulse generator has the following characteristics:  $Z_{O} = 50\Omega$ , 50% duty cycle,  $t_{r} \le 10$ ns,  $t_{f} \le 10$ ns.

#### Figure 6-3. Receiver Propagation Delay Times

П



VOLTAGE WAVEFORMS

**TEST CIRCUIT** C<sub>L</sub> includes probe and jig capacitance.

EN

≶ **50** Ω

- В. The pulse generator has the following characteristics:  $Z_O$  = 50 $\Omega$ , 50% duty cycle,  $t_r \le$  10ns,  $t_f \le$  10ns.
- $t_{\mathsf{PLZ}}$  and  $t_{\mathsf{PHZ}}$  are the same as  $t_{\mathsf{dis}}.$ C.

3 V or 0 V -

Generator

(see Note B)

Α.

D.  $t_{\text{PZL}}$  and  $t_{\text{PZH}}$  are the same as  $t_{\text{en}}.$ 

#### Figure 6-4. Receiver Enable and Disable Times

· VOL





Figure 6-5. INVALID Propagation Delay Times and Driver Enabling Time



## 7 Detailed Description

### 7.1 Overview

The MAX3221E is a single driver, single receiver RS-232 solution operating from a single  $V_{CC}$  supply. The RS-232 pins provide IEC 61000-4-2 ESD protection. The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3V to 5.5V supply. These devices operate at data signaling rates up to 250kbit/s and a maximum of 30V/µs driver output slew rate.

Flexible control options for power management are available when the serial port is inactive. The auto-powerdown feature functions when FORCEON is low and FORCEOFF is high. During this mode of operation, if the device does not sense a valid RS-232 signal on the receiver input, the driver output is disabled. If FORCEOFF is set low and EN is high, both the driver and receiver are shut off, and the supply current is reduced to 1  $\mu$ A. Disconnecting the serial port or turning off the peripheral drivers causes the auto-power-down condition to occur. Auto-power down can be disabled when FORCEON and FORCEOFF are high. With auto-power down enabled, the device is activated automatically when a valid signal is applied to the receiver input. The INVALID output notifies the user if an RS-232 signal is present at the receiver input. INVALID is high (valid data) if the receiver input voltage is greater than 2.7V or less than -2.7V, or has been between -0.3V and 0.3V for less than 30 $\mu$ s. INVALID is low (invalid data) if the receiver input voltage is between -0.3V and 0.3V for more than 30 $\mu$ s. See Figure 6-1 for receiver input levels.

### 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

### 7.3 Feature Description

#### 7.3.1 Power

The power block increases, inverts, and regulates voltage at V+ and V- pins using a charge pump that requires four external capacitors. Auto-power-down feature for driver is controlled by FORCEON and FORCEOFF inputs. Receiver is controlled by EN input. When unpowered, the MAX3221E can be safely connected to an active remote RS-232 device.

#### 7.3.2 RS-232 Driver

One driver interfaces standard logic levels to RS-232 levels. DIN input must be valid high or low.



#### 7.3.3 RS-232 Receiver

One receiver interfaces RS-232 levels to standard logic levels. An open input results in a high output on ROUT. RIN input includes an internal standard RS-232 load. A logic high input on the EN pin shuts down the receiver output.

#### 7.3.4 RS-232 Status

The INVALID output goes low when RIN input is unpowered for more than 30µs. The INVALID output goes high when receiver has a valid input. The INVALID output is active when V<sub>CC</sub> is powered irregardless of FORCEON and FORCEOFF inputs (see Table 7-3).

#### 7.4 Device Functional Modes

Table 7-1, Table 7-2, and Table 7-3 show the behavior of the driver, receiver, and INVALID features under all possible relevant combinations of inputs.

| _ |     |         |          |                           |        |                          |  |  |
|---|-----|---------|----------|---------------------------|--------|--------------------------|--|--|
|   |     | INPUTS  |          |                           | OUTPUT |                          |  |  |
|   | DIN | FORCEON | FORCEOFF | VALID RIN<br>RS-232 LEVEL | DOUT   | DRIVER STATUS            |  |  |
|   | Х   | Х       | L        | Х                         | Z      | Powered off              |  |  |
|   | L   | Н       | Н        | Х                         | Н      | Normal operation with    |  |  |
|   | Н   | Н       | Н        | Х                         | L      | auto-power down disabled |  |  |
|   | L   | L       | Н        | Yes                       | Н      | Normal operation with    |  |  |
|   | Н   | L       | Н        | Yes                       | L      | auto-power down enabled  |  |  |
|   | L   | L       | Н        | No                        | Z      | Powered off by           |  |  |
|   | Н   | L       | Н        | No                        | Z      | auto-power down feature  |  |  |

Table 7-1, Function Tables Each Driver (1)

| (1) | H = high level, L = low level, X = irrelevant, Z = high impedance |
|-----|-------------------------------------------------------------------|
|     | Table 7-2. Each Receiver <sup>(1)</sup>                           |

|      | INPUTS |                           |                |  |  |
|------|--------|---------------------------|----------------|--|--|
| RIN  | ĒN     | VALID RIN<br>RS-232 LEVEL | OUTPUT<br>ROUT |  |  |
| L    | L      | Х                         | Н              |  |  |
| Н    | L      | Х                         | L              |  |  |
| Х    | Н      | Х                         | Z              |  |  |
| Open | L      | No                        | Н              |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance (1) (off), Open = disconnected input or connected driver off

#### Table 7-3. INVALID (1)

| INPUTS |         |          |    | OUTPUT  |
|--------|---------|----------|----|---------|
| RIN    | FORCEON | FORCEOFF | EN | INVALID |
| L      | X       | Х        | X  | н       |
| Н      | X       | X        | X  | н       |
| Open   | Х       | X        | X  | L       |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off



### **8** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The MAX3221E line driver and receiver is a specialized device for 3V to 5.5V RS-232 communication applications. This application is a generic implementation of this device with all required external components. For proper operation, add capacitors as shown in Figure 8-1.

#### **8.2 Typical Application**

ROUT and DIN connect to UART or general purpose logic lines. FORCEON and  $\overline{\text{FORCEOFF}}$  may be connected general purpose logic lines or tied to ground or V<sub>CC</sub>. INVALID may be connected to a general purpose logic line or left unconnected. RIN and DOUT lines connect to a RS-232 connector or cable. DIN, FORCEON, and FORCEOFF inputs must not be left unconnected.



(1) C3 can be connected to  $V_{CC}$  or GND.

NOTES: A. Resistor values shown are nominal.

B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

| V <sub>CC</sub> vs CAPACITOR VALUES          |                              |                              |  |  |
|----------------------------------------------|------------------------------|------------------------------|--|--|
| V <sub>CC</sub> C1 C2, C3, and C4            |                              |                              |  |  |
| 3.3 V ± 0.3 V<br>5 V ± 0.5 V<br>3 V to 5.5 V | 0.1 μF<br>0.047 μF<br>0.1 μF | 0.1 μF<br>0.33 μF<br>0.47 μF |  |  |

Copyright © 2016, Texas Instruments Incorporated





#### 8.2.1 Design Requirements

- Recommended V<sub>CC</sub> is 3.3V or 5V.
   3V to 5.5V is also possible
- Maximum recommended bit rate is 250kbps.
- Use capacitors as shown in Figure 8-1.

#### 8.2.2 Detailed Design Procedure

- DIN, FORCEOFF and FORCEON inputs must be connected to valid low or high logic levels.
- Select capacitor values based on VCC level for best performance.

#### 8.2.3 Application Curves



### 8.3 Power Supply Recommendations

TI recommends a  $0.1\mu$ F capacitor to filter noise on the power supply pin. For additional filter capability, a  $0.01\mu$ F capacitor may be added in parallel as well. Power supply input voltage is recommended to be any valid level in *Section 5.4*.



### 8.4 Layout

#### 8.4.1 Layout Guidelines

Keep the external capacitor traces short. This is more important on C1 and C2 nodes that have the fastest rise and fall times. Make the impedance from MAX3221E ground pin and the circuit board ground plane as low as possible for best ESD performance. Use wide metal and multiple vias on both sides of ground pin.

#### 8.4.2 Layout Example



Figure 8-4. MAX3221E Layout Example



## 9 Device and Documentation Support

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (July 2024) to Revision E (December 2024) | Page |
|---|------------------------------------------------------------------|------|
| • | Added the SOT-23-THN (DYY) package to the data sheet             | 1    |
| • | Added Note 2 to the ESD ratings - IEC Specifications             | 4    |

| C | Changes from Revision C (July 2021) to Revision D (July 2024)                  |   |  |  |
|---|--------------------------------------------------------------------------------|---|--|--|
| • | Changed the Device Information table to the Package Information table          | 1 |  |  |
| • | Changed Pins 8 and 11 to Pins 8 and 13 in the ESD Ratings                      | 4 |  |  |
| • | Changed Pins 8 and 11 to Pins 8 and 13 in the ESD ratings - IEC Specifications | 4 |  |  |

| С | hanges from Revision B (March 2016) to Revision C (July 2021)                                                       | Page     |
|---|---------------------------------------------------------------------------------------------------------------------|----------|
| • | Changed the Applications list                                                                                       | 1        |
| • | Added ESD ratings IEC Specifications table and added a table note for the minimum requirement to r<br>IEC ESD level | neet the |
| • | Changed values in the <i>Thermal Information</i> table for DB and PW packages                                       |          |



#### Changes from Revision A (May 2006) to Revision B (March 2016)

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and  |
|---|-------------------------------------------------------------------------------------------------|
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and        |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section     |
| • | Deleted Ordering Information table; see the POA at the end of the data sheet                    |
| • | Changed $R_{\theta JA}$ thermal values: 82 to 92 for DB package and 108 to 100.3 for PW Package |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins            | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|---------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                           |                       | (3)             | (4)                           | (5)                        |              | (6)          |
| MAX3221ECDBR          | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | 0 to 70      | MP221EC      |
| MAX3221ECDBR.A        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EC      |
| MAX3221ECDBRG4        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | MP221EC      |
| MAX3221ECPWR          | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | MP221EC      |
| MAX3221ECPWR.A        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EC      |
| MAX3221ECPWRG4        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EC      |
| MAX3221ECPWRG4.A      | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EC      |
| MAX3221EIDBR          | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIDBR.A        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIDBRG4        | Active   | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIDYYR         | Active   | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIDYYR.A       | Active   | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIPW           | Obsolete | Production    | TSSOP (PW)   16           | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | MP221EI      |
| MAX3221EIPWR          | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIPWR.A        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIPWRG4        | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |
| MAX3221EIPWRG4.A      | Active   | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | MP221EI      |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

(3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

17-Jun-2025

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| MAX3221ECDBR                | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| MAX3221ECDBR                | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| MAX3221ECPWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX3221ECPWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX3221ECPWRG4              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX3221EIDBR                | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| MAX3221EIDBR                | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| MAX3221EIDYYR               | SOT-23-<br>THIN | DYY                | 16 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| MAX3221EIPWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX3221EIPWRG4              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX3221EIPWRG4              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Jun-2025



| All dimensions are nominal |                     |     |      |      |             |            |             |  |  |  |
|----------------------------|---------------------|-----|------|------|-------------|------------|-------------|--|--|--|
| Device                     | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| MAX3221ECDBR               | SSOP                | DB  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221ECDBR               | SSOP                | DB  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221ECPWR               | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221ECPWR               | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221ECPWRG4             | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221EIDBR               | SSOP                | DB  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221EIDBR               | SSOP                | DB  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221EIDYYR              | SOT-23-THIN         | DYY | 16   | 3000 | 336.6       | 336.6      | 31.8        |  |  |  |
| MAX3221EIPWR               | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221EIPWRG4             | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |
| MAX3221EIPWRG4             | TSSOP               | PW  | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |  |  |

# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DB0016A**



# **PACKAGE OUTLINE**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0016A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0016A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DYY0016A**

# **PACKAGE OUTLINE**

## SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 3. 0.15 per side.
- This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. 4.
- Reference JEDEC Registration MO-345, Variation AA 5.



# DYY0016A

# **EXAMPLE BOARD LAYOUT**

# SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DYY0016A

# **EXAMPLE STENCIL DESIGN**

# SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated